Print this page
XXXX Intel X540 support
        
*** 1,8 ****
  /******************************************************************************
  
!   Copyright (c) 2001-2010, Intel Corporation 
    All rights reserved.
    
    Redistribution and use in source and binary forms, with or without 
    modification, are permitted provided that the following conditions are met:
    
--- 1,8 ----
  /******************************************************************************
  
!   Copyright (c) 2001-2012, Intel Corporation 
    All rights reserved.
    
    Redistribution and use in source and binary forms, with or without 
    modification, are permitted provided that the following conditions are met:
    
*** 28,45 ****
--- 28,51 ----
    CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 
    ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
    POSSIBILITY OF SUCH DAMAGE.
  
  ******************************************************************************/
+ /*$FreeBSD: src/sys/dev/ixgbe/ixgbe_api.h,v 1.14 2012/07/05 20:51:44 jfv Exp $*/
  
  #ifndef _IXGBE_API_H_
  #define _IXGBE_API_H_
  
  #include "ixgbe_type.h"
  
  s32 ixgbe_init_shared_code(struct ixgbe_hw *hw);
  
+ extern s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw);
+ extern s32 ixgbe_init_ops_82599(struct ixgbe_hw *hw);
+ extern s32 ixgbe_init_ops_X540(struct ixgbe_hw *hw);
+ extern s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw);
+ 
  s32 ixgbe_set_mac_type(struct ixgbe_hw *hw);
  s32 ixgbe_init_hw(struct ixgbe_hw *hw);
  s32 ixgbe_reset_hw(struct ixgbe_hw *hw);
  s32 ixgbe_start_hw(struct ixgbe_hw *hw);
  void ixgbe_enable_relaxed_ordering(struct ixgbe_hw *hw);
*** 50,60 ****
  u32 ixgbe_get_num_of_tx_queues(struct ixgbe_hw *hw);
  u32 ixgbe_get_num_of_rx_queues(struct ixgbe_hw *hw);
  s32 ixgbe_stop_adapter(struct ixgbe_hw *hw);
  s32 ixgbe_read_pba_num(struct ixgbe_hw *hw, u32 *pba_num);
  s32 ixgbe_read_pba_string(struct ixgbe_hw *hw, u8 *pba_num, u32 pba_num_size);
- s32 ixgbe_read_pba_length(struct ixgbe_hw *hw, u32 *pba_num_size);
  
  s32 ixgbe_identify_phy(struct ixgbe_hw *hw);
  s32 ixgbe_reset_phy(struct ixgbe_hw *hw);
  s32 ixgbe_read_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
                         u16 *phy_data);
--- 56,65 ----
*** 83,139 ****
  s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index);
  s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index);
  
  s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw);
  s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data);
  s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data);
  s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val);
  s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw);
  
  s32 ixgbe_insert_mac_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq);
  s32 ixgbe_set_rar(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
                    u32 enable_addr);
  s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index);
  s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
  s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
  s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw);
  u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw);
  s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
                                u32 addr_count, ixgbe_mc_addr_itr func);
  s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
!                               u32 mc_addr_count, ixgbe_mc_addr_itr func);
  void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr_list, u32 vmdq);
  s32 ixgbe_enable_mc(struct ixgbe_hw *hw);
  s32 ixgbe_disable_mc(struct ixgbe_hw *hw);
  s32 ixgbe_clear_vfta(struct ixgbe_hw *hw);
  s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan,
                     u32 vind, bool vlan_on);
! 
! s32 ixgbe_fc_enable(struct ixgbe_hw *hw, s32 packetbuf_num);
! 
  void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr);
  s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw,
                                     u16 *firmware_version);
  s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val);
  s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val);
  s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw);
  s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data);
  u32 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw);
  s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval);
  s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
! s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
! s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
  s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
                                            union ixgbe_atr_hash_dword input,
                                            union ixgbe_atr_hash_dword common,
                                            u8 queue);
  s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
                                          union ixgbe_atr_input *input,
!                                         struct ixgbe_atr_input_masks *masks,
                                          u16 soft_id,
                                          u8 queue);
! u32 ixgbe_atr_compute_hash_82599(union ixgbe_atr_input *input, u32 key);
  s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
                          u8 *data);
  s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
                           u8 data);
  s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 eeprom_data);
--- 88,166 ----
  s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index);
  s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index);
  
  s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw);
  s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data);
+ s32 ixgbe_write_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
+                               u16 words, u16 *data);
  s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data);
+ s32 ixgbe_read_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
+                              u16 words, u16 *data);
+ 
  s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val);
  s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw);
  
  s32 ixgbe_insert_mac_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq);
  s32 ixgbe_set_rar(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
                    u32 enable_addr);
  s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index);
  s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
+ s32 ixgbe_set_vmdq_san_mac(struct ixgbe_hw *hw, u32 vmdq);
  s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
  s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw);
  u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw);
  s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
                                u32 addr_count, ixgbe_mc_addr_itr func);
  s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
!                               u32 mc_addr_count, ixgbe_mc_addr_itr func,
!                               bool clear);
  void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr_list, u32 vmdq);
  s32 ixgbe_enable_mc(struct ixgbe_hw *hw);
  s32 ixgbe_disable_mc(struct ixgbe_hw *hw);
  s32 ixgbe_clear_vfta(struct ixgbe_hw *hw);
  s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan,
                     u32 vind, bool vlan_on);
! s32 ixgbe_set_vlvf(struct ixgbe_hw *hw, u32 vlan, u32 vind,
!                    bool vlan_on, bool *vfta_changed);
! s32 ixgbe_fc_enable(struct ixgbe_hw *hw);
! s32 ixgbe_set_fw_drv_ver(struct ixgbe_hw *hw, u8 maj, u8 min, u8 build,
!                          u8 ver);
  void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr);
  s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw,
                                     u16 *firmware_version);
  s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val);
  s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val);
  s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw);
  s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data);
  u32 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw);
  s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval);
+ s32 ixgbe_disable_sec_rx_path(struct ixgbe_hw *hw);
+ s32 ixgbe_enable_sec_rx_path(struct ixgbe_hw *hw);
  s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
! s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
! s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
  s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
                                            union ixgbe_atr_hash_dword input,
                                            union ixgbe_atr_hash_dword common,
                                            u8 queue);
+ s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
+                                     union ixgbe_atr_input *input_mask);
+ s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
+                                           union ixgbe_atr_input *input,
+                                           u16 soft_id, u8 queue);
+ s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
+                                           union ixgbe_atr_input *input,
+                                           u16 soft_id);
  s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
                                          union ixgbe_atr_input *input,
!                                         union ixgbe_atr_input *mask,
                                          u16 soft_id,
                                          u8 queue);
! void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
!                                           union ixgbe_atr_input *mask);
! u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
!                                      union ixgbe_atr_hash_dword common);
  s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
                          u8 *data);
  s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
                           u8 data);
  s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 eeprom_data);
*** 144,150 ****
  void ixgbe_release_swfw_semaphore(struct ixgbe_hw *hw, u16 mask);
  s32 ixgbe_get_wwn_prefix(struct ixgbe_hw *hw, u16 *wwnn_prefix,
                           u16 *wwpn_prefix);
  s32 ixgbe_get_fcoe_boot_status(struct ixgbe_hw *hw, u16 *bs);
  
- 
  #endif /* _IXGBE_API_H_ */
--- 171,176 ----